Part Number Hot Search : 
C15028 2233RT1 UH1B11 120N6 DATASHE R1LV161 MC853 AVS12
Product Description
Full Text Search
 

To Download M2006-02 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 Integrated Circuit Systems, Inc.
Product Brief
M2006-02/-12
VCSO BASED FEC CLOCK PLL / HITLESS SWITCHING OPTION
PIN ASSIGNMENT (9 x 9 mm SMT)
FIN_SEL1 GND FIN_SEL0 FEC_SEL0 FEC_SEL1 FEC_SEL2 FEC_SEL3 VCC DNC DNC DNC NC or APC DIF_REF0 nDIF_REF0 REF_SEL DIF_REF1 nDIF_REF1 VCC
GENERAL DESCRIPTION
The M2006-02 and -12 are VCSO (Voltage Controlled SAW Oscillator) based clock generator PLLs designed for clock frequency translation and jitter attenuation. They support both forward and inverse FEC (Forward Error Correction) clock multiplication ratios, which are pin-selected from pre-programming look-up tables. The M2006-12 adds Hitless Switching and Phase Build-out to enable SONET (GR-253) / SDH (G.813) MTIE and TDEV compliance during reference clock reselection. Hitless Switching (HS) engages when a 4ns or greater clock phase change is detected.
This phase-change triggered implementation of HS is not recommended when using an unstable reference (more than 1ns jitter pk-to-pk) or when the resulting phase detector frequency is less than 5MHz. Refer to full product data sheet for more information.
27 26 25 24 23 22 21 20 19
28 29 30 31 32 33 34 35 36
M2006-02 M2006-12
(Top View)
18 17 16 15 14 13 12 11 10
P0_SEL P1_SEL nFOUT0 FOUT0 GND nFOUT1 FOUT1 VCC GND
FEATURES
* Pin-selectable PLL divider ratios support forward
and inverse FEC ratio translation, including:
* 255/238 (OTU1) Mapping and 238/255 De-mapping * 255/237 (OTU2) Mapping and 237/255 De-mapping * 255/236 (OTU3) Mapping and 236/255 De-mapping
Example I/O Clock Frequency Combinations Using M2006-02/-12-622.0800 and Inverse FEC Ratios
FEC PLL Ratio Mfec / Rfec 1/1 238/255 237/255 236/255 Base Input Rate 1 (MHz) 622.0800 666.5143 669.3266 672.1627 Output Clock (either output) MHz 622.08 or 155.52
* Supports input reference and VCSO frequencies up * * * * *
to 700MHz, supports loop timing modes (Specify VCSO frequency at time of order) Low phase jitter < 0.5 ps rms typical (12kHz to 20MHz or 50kHz to 80MHz) M2006-12 includes APC pin for Phase Build-out function (for absorption of the input phase change) Commercial and Industrial temperature grades Single 3.3V power supply Small 9 x 9 mm SMT (surface mount) package
Note 1: Input reference clock can be the base frequency shown divided by "Mfin", as shown in the following table.
Mfin Divider and Example Input Frequencies
FIN_SEL1:0
Mfin Value 1 4 8 32
1 1 0 0
1 0 1 0
SIMPLIFIED BLOCK DIAGRAM
Loop Filter
M2006-02 / M2006-12
M2006-12 only
APC
DIF_REF0 nDIF_REF0 DIF_REF1 nDIF_REF1 REF_SEL 4 2
0 Rfec Div 1 Mfec Div Mfin Div
(1, 4, 8, or 32)
GND GND GND OP_IN nOP_OUT nVC VC OP_OUT nOP_IN
1 2 3 4 5 6 7 8 9
For Base Input Rate of 622.0800
Sample Ref. Freq. (MHz) 622.08 155.52 77.76 19.44
VCSO
P0 Div
(1 or 4)
FOUT0 nFOUT0
FEC_SEL3:0 FIN_SEL1:0
Mfec / Rfec Divider LUT Mfin Divider LUT P0_SEL
P1 Div
(1 or 4)
FOUT1 nFOUT1
P1_SEL
M2006-02/-12 PB Rev 2.2
M2006-02/-12 VCSO Based FEC Clock PLL / Hitless Switching
Revised 06Jul2004
Integrated Circuit Systems, Inc.
Networking & Communications
w w w. i c s t . c o m
tel (508) 852-5400


▲Up To Search▲   

 
Price & Availability of M2006-02

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X